TDDD56 Multicore and GPU Programming



# Optimization and Parallelization of Sequential Programs

#### **Lecture 8**

Christoph Kessler
IDA / PELAB
Linköping University
Sweden

Christoph Kessler, IDA, Linköpings universitet, 2013.

#### **Outline**



Towards (semi-)automatic parallelization of sequential programs

- Data dependence analysis for loops
- Some loop transformations
  - Loop invariant code hoisting, loop unrolling, loop fusion, loop interchange, loop blocking / tiling, scalar expansion
- Static loop parallelization
- Run-time loop parallelization
  - Doacross parallelization
  - Inspector-executor method
- Speculative parallelization (later, if time)
- Auto-tuning (later, if time)

C. Kessler, IDA, Linköpings universitet.

**TDDD56 Multicore and GPU Programming** 

#### Foundations: Control and Data Dependence



- Consider statements S, T in a sequential program (S=T possible)
  - Scope of analysis is typically a function, i.e. intra-procedural analysis
  - Assume that a control flow path  $S \dots T$  is possible
  - Can be done at arbitrary granularity (instructions, operations, statements, compound statements, program regions)
  - Relevant are only the read and write effects on memory (i.e. on program variables) by each operation, and the effect on control flow
- Control dependence  $S \rightarrow T$ , if the fact whether T is executed may depend on S (e.g. condition)
  - Implies that relative execution order S → T must be preserved when restructuring the program
  - Mostly obvious from nesting structure in well-structured programs, but more tricky in arbitrary branching code (e.g. assembler code)

C. Kessler, IDA, Linköpings universitet.

TDDD56 Multicore and GPU Programming

Example:

S: **if** (...) {

### Foundations: Control and Data Dependence



 $T: \ldots = \ldots z \ldots ;$ 

(flow dependence)

- Data dependence S → T, if statement S may execute (dynamically) before T and both may access the same memory location and at least one of these accesses is a write
  - Means that execution order "S before T" must be preserved when restructuring the program
  - In general, only a conservative over-estimation can be determined statically
  - flow dependence: (RAW, read-after-write)
    - S may write a location z that T may read
  - anti dependence: (WAR, write-after-read)
  - S may read a location x that T may overwrites
  - output dependence: (WAW, write-after-write)
     both S and T may write the same location

C. Kessler, IDA, Linköpings universitet.

TDDD56 Multicore and GPU Programming

#### **Dependence Graph**



■ (Data, Control, Program) Dependence Graph:
Directed graph, consisting of all statements as vertices and all (data, control, any) dependences as edges.

 $S_1$ : **if** (e) **goto**  $S_3$   $S_2$ :  $a \leftarrow ...$   $S_3$ :  $b \leftarrow a * c$   $S_4$ :  $c \leftarrow b * f$  $S_5$ :  $b \leftarrow x + f$   $S_1$   $S_2$   $S_3$   $S_4$   $S_4$   $S_4$ 

control dependence by control flow:  $S_1\delta^cS_2$ 

data dependence:

flow / true dependence:  $S_3 \delta^f S_4$   $S_3 \triangleleft S_4$  and  $\exists b : S_3$  writes b,  $S_4$  reads banti-dependence:  $S_3 \delta^a S_4$  $S_3 \triangleleft S_4$  and  $\exists c : S_3$  reads c,  $S_4$  writes c

output dependence:  $S_3 \delta^o S_5$  $S_3 \triangleleft S_5$  and  $\exists b : S_3$  writes b,  $S_5$  writes b

**TDDD56 Multicore and GPU Programming** 



- Data dependence graph for straight-line code ("basic block", no branching) is always acyclic, because relative execution order of statements is forward only.
- Data dependence graph for a loop:

**Data Dependence Graph** 

- Dependence edge S→ T if a dependence may exist for some pair of instances (iterations) of S, T
- Cycles possible
- Loop-independent versus loop-carried dependences



1

























### Remark on Loop Parallelization



- Introducing temporary copies of arrays can remove some antidependences to enable automatic loop parallelization
- **Example:**

```
for (i=0; i<n; i++)
   a[i] = a[i] + a[i+1];
```

■ The loop-carried dependence can be eliminated:

```
for (i=0; i<n; i++)
  aold[i+1] = a[i+1];
for (i=0; i<n; i++)
  a[i] = a[i] + aold[i+1];
```

Parallelizable loop Parallelizable loop

C. Kessler, IDA, Linköpings universitet.

**TDDD56 Multicore and GPU Programming** 

## Strip Mining / Loop Blocking / -Tiling



```
for (i=0; i< n; i++)
  a[i] = b[i] + c[i];
     \downarrow loop blocking with block size s
for (i1=0; i1<n; i1+=s) // loop over blocks
  for (i2=0; i2<\min(n-i1,s); i2++) // loop within blocks
    a[i1+i2] = b[i1+i2] + c[i1+i2];
Tiling = blocking in multiple dimensions + loop interchange
Goal: increase locality; support vectorization (vector registers)
```

Reverse transformation: Loop linearization

C. Kessler, IDA, Linköpings universitet.

**TDDD56 Multicore and GPU Programming** 

## **Tiled Matrix-Matrix Multiplication (1)**



■ Matrix-Matrix multiplication  $C = A \times B$ here for square  $(n \times n)$  matrices C, A, B, with n large  $(\sim 10^3)$ :

• 
$$C_{ij} = \sum_{k=1..n} A_{ik} B_{kj}$$
 for all  $i, j = 1...n$ 

Standard algorithm for Matrix-Matrix multiplication (here without the initialization of C-entries to 0):

```
for (i=0; i<n; i++)
  for (j=0; j<n; j++)
      for (k=0; k<n; k++)
         C[i][j] += A[i][k] * B[k][j];
```

C. Kessler, IDA, Linköpings universitet.



Good spatial locality on A, C Bad spatial locality on B

(many capacity misses) **TDDD56 Multicore and GPU Programming** 

# **Tiled Matrix-Matrix Multiplication (2)**



Block each loop by block size S (choose S so that a block of A, B, C fit in cache together). then interchange loops

Code after tiling:

```
for (ii=0; ii<n; ii+=S)
  for (jj=0; jj<n; jj+=S)
      for (kk=0; kk<n; kk+=S)
         for (i=ii; i < ii+S; i++)
            for (j=jj; j < jj+S; j++)
```

Good spatial locality

for A, B and C

**for** (k=kk; k < kk+S; k++) C[i][j] += A[i][k] \* B[k][j];

C. Kessler, IDA, Linköpings universitet.

**TDDD56 Multicore and GPU Programming** 

## **Scalar Expansion / Array Privatization**



promote a scalar temporary to an array to break a dependence cycle

```
if N > 1
                                                                allocate t'[1..N]
for i from 1 to N do
                                                                for i from 1 to N do
                                                                   t'[i] \leftarrow a[i] + b[j]
   t \leftarrow a[i] + b[j]
                                   expand scalar
   c[i] \leftarrow t+1
                                                                   c[i] \leftarrow t'[i] + 1
                                                                od
od
                                                               t \leftarrow t'[N] // ift live on exit
```

- + removes the loop-carried antidependence due to t
  - → can now parallelize the loop!
- needs more array space

Loop must be countable, scalar must not have upward exposed uses.

May also be done conceptually only, to enable parallelization:

just create one private copy of t for every processor = array privatization

# Idiom recognition and algorithm replacement



Traditional loop parallelization fails for loop-carried dep. with distance 1:

```
S0: S = 0;
     for (i=1; i<n; i++)
        s = s + a[i];
S1:
S2: a[0] = c[0];
     for (i=1; i<n; i++)
        a[i] = a[i-1] * b[i] + c[i];
S3:
```

↓ Idiom recognition (pattern matching)

automatic parallelization. Scientific Programming, 1996.

C. Kessler: Pattern-driven

A. Shafiee-Sarvestani, E. Hansson, C. Kessler: Extensible recognition of algorithmic patterns in DSP programs for automatic parallelization. Int. J. on Parallel Programming, 2013.

S1': s = VSUM(a[1:n-1], 0);

S3': a[0:n-1] = FOLR(b[1:n-1], c[0:n-1], mul, add);↓ Algorithm replacement

S1'': s = par sum(a, 0, n, 0);C. Kessler, IDA, Linköpings universitet. **TDDD56 Multicore and GPU Programming**  TDDD56 Multicore and GPU Programming



# For further loop transformations...

... see DF00100 (TDDC86)
Advanced Compiler Construction

Index set splitting, Loop unswitching, Loop skewing, Loop distribution, Software Pipelining of Loops, ...

> Christoph Kessler, IDA, Linköpings universitet, 2013.

## Remark on static analyzability (1)



- Static dependence information is always a (safe) overapproximation of the real (run-time) dependences
  - Finding out the real ones exactly is statically undecidable!
  - If in doubt, a dependence must be assumed

     may prevent some optimizations or parallelization
- One main reason for imprecision is aliasing, i.e. the program may have several ways to refer to the same memory location
- Example: Pointer aliasing
   void mergesort (int\* a, int n)
   { ...
   mergesort (a, n/2);
   mergesort (a + n/2, n-n/2);
   ...

C. Kessler, IDA, Linköpings universitet.

How could a static analysis tool (e.g., compiler) know that the two recursive calls read and write disjoint subarrays of a?

TDDD56 Multicore and GPU Programming

## Remark on static analyzability (2)



- Static dependence information is always a (safe) overapproximation of the real (run-time) dependences
  - Finding out the latter exactly is statically undecidable!
  - If in doubt, a dependence must be assumed
     → may prevent some optimizations or parallelization
- Another reason for imprecision are statically unknown values that imply whether a dependence exists or not

```
• Example: Unknown dependence distance
```

```
// value of K statically unknown

for ( i=0; i<N; i++ )

{ ...

S: a[i] = a[i] + a[K];
...
```

Loop-carried dependence if K < N.
Otherwise, the loop is parallelizable.

TDDD56 Multicore and GPU Programming

## **Outlook: Runtime Parallelization**



Sometimes parallelizability cannot be decided statically.

The runtime dependence test is\_parallelizable(...) itself may partially run in parallel.

C. Kessler, IDA, Linköpings universitet.

28 TDDD56 Multicore and GPU Programming

TDDD56 Multicore and GPU Programming

C. Kessler, IDA, Linköpings universitet.



#### **Run-Time Parallelization**

Christoph Kessler, IDA,

Linköpings universitet, 2013.

## Goal of run-time parallelization



■ Typical target: irregular loops

```
for ( i=0; i<n; i++)
a[i] = f ( a[ g(i) ], a[ h(i) ], ... );
```

- Array index expressions *g*, *h*... depend on run-time data
- Iterations cannot be statically proved independent (and not either dependent with distance +1)
- **■** Principle:

At runtime, inspect g, h ... to find out the real dependences and compute a schedule for partially parallel execution

Can also be combined with speculative parallelization

C. Kessler, IDA, Linköpings universitet.

30

TDDD56 Multicore and GPU Programming

#### **Overview**



- Run-time parallelization of irregular loops
  - DOACROSS parallelization
  - Inspector-Executor Technique (shared memory)
  - Inspector-Executor Technique (message passing) \*
  - Privatizing DOALL Test \*
- Speculative run-time parallelization of irregular loops \*
  - LRPD Test \*
- General Thread-Level Speculation
  - Hardware support \*
  - \* = not covered in this course. See the references.

C. Kessler, IDA, Linköpings universitet.

**TDDD56 Multicore and GPU Programming** 

#### **DOACROSS Parallelization**



- Useful if loop-carried dependence distances are unknown, but often > 1
- Allow independent subsequent loop iterations to overlap
- Bilateral synchronization between really-dependent iterations

```
Example:
     for ( i=0; i<n; i++)
            a[i] = f(a[g(i)], ...);
                            sh float aold[n]:
                            sh flag done[n]; // flag (semaphore) array forall i in 0..n-1 { // spawn n threads, one per iteration
                                done[n] = 0;
                                                  // create a copy
                                aold[i] = a[i];
                            forall i in 0..n-1 { // spawn n threads, one per iteration
                                if (g(i) < i) wait until done [g(i)]; a[i] = f(a[g(i)], ...);
                                               set( done[i] );
                                else
                                               a[i] = f(aold[g(i)], ...); set done[i];
```

### Inspector-Executor Technique (1)



- Compiler generates 2 pieces of customized code for such loops:
- Inspector
  - calculates values of index expression by simulating whole loop execution
    - typically, based on sequential version of the source loop (some computations could be left out)
  - computes implicitly the real iteration dependence graph
  - computes a parallel schedule as (greedy) wavefront traversal of the iteration dependence graph in topological order
    - → all iterations in same wavefront are independent
    - schedule depth = #wavefronts = critical path length



follows this schedule to execute the loop

C. Kessler, IDA, Linköpings universitet.

**TDDD56 Multicore and G** 

# Inspector-Executor Technique (2)



**TDDD56 Multicore and GPU Programming** 

Source loop:

C. Kessler, IDA, Linköpings universited

```
for ( i=0; i<n; i++)
     a[i] = f(a[g(i)], a[h(i)], ...);
```

Inspector:

```
int wf[n]; // wavefront indices
int depth = 0;
for (i=0; i<n; i++)
  wf[i] = 0; // init.
for (i=0; i<n; i++) {
  wf[i] = max ( wf[ g(i) ], wf[ h(i) ], ... ) + 1;
  depth = max ( depth, wf[i] );
```



Inspector considers only flow dependences (RAW), anti- and output dependences to be preserved by executor

C. Kessler, IDA, Linköpings universitet. **TDDD56 Multicore and GPU Programming** 

## **Inspector-Executor Technique (3)**



**Example:** 

DA, Linköpings universitet.

| _                                                                                                      | _  | _   | _  |     | 108 DK1 |     |
|--------------------------------------------------------------------------------------------------------|----|-----|----|-----|---------|-----|
| i                                                                                                      | 0  | 1   | 2  | 3   | 4       | 5   |
| g(i)                                                                                                   | 2  | 0   | 2  | 1   | 1       | 0   |
| wf[i]                                                                                                  | 0  | 1   | 0  | 2   | 2       | 1   |
| <i>g</i> (i) <i ?<="" td=""><td>no</td><td>yes</td><td>no</td><td>yes</td><td>yes</td><td>yes</td></i> | no | yes | no | yes | yes     | yes |

**TDDD56 Multicore and GPU Programming** 

**Executor**:

```
float aold[n]; // buffer array
aold[1:n] = a[1:n];
for (w=0; w<depth; w++)
  forall (i, 0, n, \#) if (wf[i] == w) {
     a1 = (g(i) < i)? a[g(i)] : aold[g(i)];
      ... // similarly, a2 for h etc.
     Aa[i] = f(a1, a2, ...);
                                        iteration (flow) dependence graph
```

35

### **Inspector-Executor Technique (4)**

**Problem:** Inspector remains sequential – no speedup

#### **Solution approaches:**

- Re-use schedule over subsequent iterations of an outer loop if access pattern does not change
  - amortizes inspector overhead across repeated executions
- Parallelize the inspector using doacross parallelization [Saltz, Mirchandaney'91]
- Parallelize the inspector using sectioning [Leung/Zahorjan'91]
  - compute processor-local wavefronts in parallel, concatenate
  - trade-off schedule quality (depth) vs. inspector speed
  - Parallelize the inspector using bootstrapping [Leung/Z.'91]
- Start with suboptimal schedule by sectioning, use this to execute the inspector → refined schedule
  C. Kessler, IDA, Linköpings universitet.

  TDDD56 Multicore and GPU Programming

TDDD56 Multicore and GPU Programming



### **Questions?**

Christoph Kessler, IDA, Linköpings universitet, 2013.

# Some references on Dependence Analysis Loop optimizations and Transformations

- H. Zima, B. Chapman: Supercompilers for Parallel and Vector Computers. Addison-Wesley / ACM press, 1990.
- M. Wolfe: High-Performance Compilers for Parallel Computing. Addison-Wesley, 1996.
- R. Allen, K. Kennedy: *Optimizing Compilers for Modern Architectures*. Morgan Kaufmann, 2002.

#### Idiom recognition and algorithm replacement:

- C. Kessler: Pattern-driven automatic parallelization. *Scientific Programming* **5**:251-274, 1996.
- A. Shafiee-Sarvestani, E. Hansson, C. Kessler: Extensible recognition of algorithmic patterns in DSP programs for automatic paral-lelization. *Int. J. on Parallel Programming*, 2013

C. Kessler, IDA, Linköpings universitet.

TDDD56 Multicore and GPU Programming

### Some references on run-time parallelization



- R. Cytron: Doacross: Beyond vectorization for multiprocessors. Proc. ICPP-1986
- D. Chen, J. Torrellas, P. Yew: An Efficient Algorithm for the Run-time Parallelization of DO-ACROSS Loops, Proc. IEEE Supercomputing Conf., Nov. 2004, IEEE CS Press, pp. 518-527
- R. Mirchandaney, J. Saltz, R. M. Smith, D. M. Nicol, K. Crowley: Principles of run-time support for parallel processors, Proc. ACM Int. Conf. on Supercomputing, July 1988, pp. 140-152.
- J. Saltz and K. Crowley and R. Mirchandaney and H. Berryman: Runtime Scheduling and Execution of Loops on Message Passing Machines, *Journal on Parallel and Distr. Computing* 8 (1990): 303-312.
- J. Saltz, R. Mirchandaney: The preprocessed doacross loop. Proc. ICPP-1991 Int. Conf. on Parallel Processing.
- S. Leung, J. Zahorjan: Improving the performance of run-time parallelization. Proc. ACM PPoPP-1993, pp. 83-91.
- Lawrence Rauchwerger, David Padua: The Privatizing DOALL Test: A Run-Time Technique for DOALL Loop Identification and Array Privatization. Proc. ACM Int. Conf. on Supercomputing, July 1994, pp. 33-45.
- Lawrence Rauchwerger, David Padua: The LRPD Test: Speculative Run-Time Parallelization of Loops with Privatization and Reduction Parallelization. Proc. ACM SIGPLAN PLDI-95, 1995, pp. 218-232.

C. Kessler, IDA, Linköpings universitet.

TDDD56 Multicore and GPU Programming